# **NEUROMORPHIC ENGINEERING**

### E. Neftci

Institute for Neural Computation, UC San Diego, La Jolla, USA

## C. Posch

Université Pierre et Marie Curie, Institut de la Vision, 17 rue Moreau, Paris, France

# E. Chicca

Cognitive Interaction Technology - Center of Excellence (CITEC) and Faculty of Technology, Bielefeld University, Bielefeld, Germany

**Keywords**: Address Event Representation (AER), VLSI, neural networks, neuromorphic systems, retina sensors, multi-chip systems, neuromorphic devices, event processing, VLSI neuromorphic engineering, AER communication, spiking neural networks, information processing, neuron models, multi-neuron chips, dynamic vision, Python, sensory data processing, CMOS, asynchronous readout, bio-inspired vision, time-domain imaging, synapses, I&F model, bio-inspired vision sensors, non-linear analog computation, natural computation

## Contents

- 1. Introduction
- 2. Neuromorphic communication
- 3. Sensing
- 4. Computing5. ConclusionsGlossaryBibliographyBiographical Sketches

### Summary

Neuromorphic engineering is an interdisciplinary field that attempts to map the brain's computational principles onto a physical substrate. Neuromorphic systems often combine brain-inspired computation and processing devices and use biomimetic sensors for data input. The components are implemented as VLSI integrated circuits or systems-on-chip (SoCs), fabricated in state-of-the-art semiconductor fabrication technologies, and are assembled into embedded multi-chip systems to be integrated into a variety of application platforms from humanoid robots to unmanned aerial vehicles (UAVs).

This chapter discusses the most common bio-inspired communication strategies, the principles of computation using neuromorphic Very Large Scale Integration (VLSI) neurons, and peripheral sensory transduction and processing of the kind performed by biological retinas and cochleas.

#### 1. Introduction

Despite all the impressive progress made during the last decades in the fields of information technology, microelectronics and computer science, artificial sensory and information processing systems are still much less effective in dealing with real-world tasks than their biological counterparts. Even small insects outperform the most powerful computers in routine functions involving e.g. real-time sensory data processing, perception tasks and motor control and are, most strikingly, orders of magnitude more energy-efficient in completing these tasks. The reasons for the superior performance of biological systems are only partially understood, but it is apparent that the hardware architecture and the style of computation are fundamentally different from what is state-of-the-art in artificial clocked information processing.

Very generally speaking, biological neural systems rely on a large number of relatively simple, slow and unreliable processing elements and obtain performance and robustness from a massively parallel principle of operation and a high level of redundancy where the failure of single elements usually does not induce any observable system performance degradation. Studying and understanding the computational principles of the brain and how they can be exploited to build intelligent artificial systems are fundamental for devising a new generations of neuromorphic systems, that, as the biological systems they model, are adaptive, fault-tolerant and scalable, and process information using energy-efficient, asynchronous, event-driven methods.

Neuromorphic engineering is an interdisciplinary field that attempts to map the brain's computational principles onto a physical substrate. Carver Mead, who has pioneered the field in the late 1980's, showed that the physics governing the Complementary Metal–Oxide–Semiconductor (CMOS) transistor operating in the sub-threshold regime is analogous to that of the trans-membrane ionic channel (Mead, 1989a). Exploiting such physical similarities between the electrical and the biological fundamental primitives of computation allows constructing electronic circuits that implement e.g. models of voltage-controlled neurons and synapses, or biological computational functions such as photo-transduction, multiplication, inhibition, correlation, thresholding, or winner-take-all selection.

Neuromorphic systems often consist of a hybrid of analog and digital technologies. In this chapter we will focus on neuromorphic devices and systems based on analog neural circuits. These neural circuits perform non-linear analog computation (e.g. a non-linear integration of impinging synaptic currents or external cues) and the generation of digital events representing neural action potentials. In this way, the communication can be realized in an event-based, power-efficient fashion. Because computations are instantiated on analog circuits operating in parallel, these systems can be designed to operate in real-time, thereby enabling them to easily interact with real-world environments. Neuromorphic devices are easily scalable because many of the computations taking place in the neurons can be captured by simple circuits (e.g. the Integrate & Fire (I&F) neuron) which can be densely implemented on the chip, and multiple chips can be combined to form a large multi-chip system using event-based communication. Because these exploit the analog properties of the substrate, they are potentially more power-efficient than general-purpose digital processing technologies. In this chapter, we will discuss the most common event-based communication strategies, the principles of computation using neuromorphic Very Large Scale Integration (VLSI) neurons, and peripheral sensory transduction and processing of the kind performed by biological retinas and cochleas.

#### 2. Neuromorphic Communication

To build complex neuromorphic systems with significant computational power and high flexibility we need to resort to multi-chip systems. For example, a common strategy is to separate the sensing stage (silicon retinas, silicon cochleas) from further computing stages (spiking neural networks), transmitting signals between chips. In this case, the main advantages are the possibility of achieving higher density in the sensing stage, allowing convergence of the output of multiple sensors to a single processing stage, divergence from one sensor to multiple processing modules, and constructing hierarchical processing stages using multiple instances of the same chip. However, in these systems the connectivity across chip boundaries is severely limited by the small number of input-output connections available with standard chip packaging technology (of the order of a few hundreds pins).



Figure 1. Schematic diagram of an AER chip-to-chip communication example (adapted from (Deiss et al., 1998)). The address event bus transmits the encoded address of a sending node on the source chip as soon as it generates an event. On the receiver chip, the incoming address events are decoded and transmitted to the corresponding receiving node.

One strategy for overcoming this problem is to use time-division multiplexing. The activity of analog VLSI neurons, as for biological neurons, is typically low frequency, from a few Hz to a couple of hundred Hz. The speed of digital buses (gigahertz) can be traded for connectivity among spiking networks by sharing a few wires to communicate (infrequent) events. If the signals to be transmitted across chips are encoded by spikes (i.e. stereotyped non-clocked digital pulses), as it is the case for most neuromorphic devices, an efficient communication protocol that can be used is based on the Address

Event Representation (AER) (Boahen, 1998; Deiss et al, 1998; Lazzaro et al, 1993; Mahowald, 1992a). In this representation, input and output signals are real-time, digital events that carry analog information in their temporal structure (inter-spike intervals).

The AER uses binary-encoded words to represent address events and send them on an asynchronous communication channel. Each word encodes the address of the sending node (see Fig. 1). Events generated by sending nodes are communicated through the channel to one or more external receivers. Different approaches are available for the transfer of the data between the transmitting array of neurons and the channel (e.g. sequential scanning, ALOHA access protocol, priority encoder). A comparative study of access topologies for Address Event (AE) communication channels has been presented in Culurciello and Andreou (2003).

#### 2.1. Arbitrated AER for Multi-chip Systems

Typical topologies and sizes of most recent neuromorphic implementations, with sending nodes in the order of hundreds of thousands, encourage the choice of arbitrated AER as opposed to other access topologies.



Figure 2. Point-to-Point handshake protocol. A node within the sender chip initiates a handshake cycle by prompting the sender to make a request (initiation signal). After making a request, the sender puts the data on the address event bus. Since the address lines may take different amounts of time to stabilize a data valid line is used to signal when the data on the address bus are set. The receiver acknowledges receipt of the data and the initiation signal is reset to let the sender drop the request and complete the handshake cycle.

The arbitrated AER protocol originally proposed by Mahowald (1992a) is for single sender, single receiver systems. This is known as the Point-to-Point (P2P) AER protocol (AER-Caltech-Memo, 1993). The process of sending events from one chip to the other is regulated by a handshake (see Fig. 2). A simple *handshake* involves two chips: a *sender chip* and a receiver chip. A node in the sender chip initiates an event by activating a *request signal*. The receiver chip must answer the request by activating an acknowledge signal, after which it reads the data on the address-event bus. After the acknowledge signal is activated, the sender chip removes the request to let the receiver chip remove the acknowledge signal. The handshake cycle is completed when the acknowledge signal is removed by the receiver chip, and another cycle can be initiated by a node in the sender chip. Systems containing more than two AER chips can be assembled using additional, offchip arbitration. These off-chip arbiters can also use lookup-tables and processing elements to remap, time-stamp and perform digital operations on address-events (Dante et al, 2005; Deiss et al., 1998). The P2P protocol is not suitable for multi-chip systems because the sender drives the address bus, shared by all senders in this case, as a consequence of activating the request. In a multi-chip system only the acknowledged sender should drive the address bus, to prevent data corruption in case two senders attempt to send an event at the same time.

Deiss et al. (1998) proposed the SCX-1 Local Address-Event Bus (LAEB) for multichip AER systems (SCX stands for Silicon Cortex, see Section 2.2). The authors presented a communication protocol for multiple senders and multiple receivers on the same address bus. Each chip connected to the local address bus has a dedicated pair of request and acknowledge lines. The handshake protocol is represented in Fig. 3.



Figure 3. SCX handshake protocol. A node within the sender chip initiates a handshake cycle by prompting the sender to make a request. The sender can write the data on the AE bus only after the receiver acknowledges. The handshake cycle is complete only when both request and acknowledge are reset.

A recent successful evolution of the AER is the burst-mode "word-serial" address-event link proposed by Boahen (2004c, 2004b, 2004a). This design uses address-events to communicate between cells in the same or in different bidimensional arrays. Row and column addresses are not transmitted in parallel, as in previous designs, but serially. The loss in speed due to serial transmission is compensated by not retransmitting the row address if the next event is from the same row: row activity is encoded in a burst consisting of the row address followed by a column address for each active cell. Multichip systems can be built in a chain extending the single-transmitter-single-receiver link using mergers and splitters. The merger circuit combines the address events at its input with address events generated by the neuron array and sends them off chip via a transmitter. The splitter circuit makes two copies of the AER events appearing at its input. See (Choi et al, 2005) for an example of such architecture.

#### 2.2. AER Hardware Infrastructures

The hardware infrastructure is an essential instrument to fully characterize neuromorphic prototype chips. This infrastructure has to provide ways to stimulate and monitor the activity of a single chip. In addition, it has to be able to interface several chips and dynamically define the connectivity among them, implementing complex multi-chip systems. Furthermore, it should allow logging of data from all chips, allowing off-line analysis.

Different approaches can be pursued to build neuromorphic multi-chip systems: dedicated full-custom circuits can be implemented to support specific AER devices, or a general-purpose full-custom architecture can be designed to host any AER device compliant to a certain standard. Several multi-chip systems have been implemented with both approaches. Examples of dedicated full-custom multi-chip systems are described in Choi et al. (2005) and Higgins & Koch (2000). These systems comprise EPROMs or FPGAs for remapping of the addresses, but they do not include any device to store the activity of the AER chips (requiring a separate acquisition instrument, usually a logic analyzer, to look at the system behavior) or to stimulate the chips with synthetic trains of spikes.

In the late 1990's and early 2000's several research groups (e.g. (Deiss et al., 1998; Serrano-Gotarredona et al., 2005; Chicca et al., 2007)) devoted considerable efforts to the development of general architectures to interconnect, monitor and stimulate several AER devices. The first example of a general-purpose multi-sender multi-receiver communication framework for AER devices, called Silicon CorteX (SCX), is the one proposed by Deiss et al. (1998). SCX is a fully-arbitrated AE infrastructure which can support up to six AER chips; larger systems can be assembled by linking together multiple boards. SCX provides a method of building a distributed network of local busses sufficient to build an indefinitely large system, coordinating the activity of multiple sender/receiver chips on a common bus. The user can configure arbitrary connections between neurons, set analog parameters and monitor the activity of the neurons.

In the context of the CAVIAR project (CAVIAR is the acronym of the European funded project IST–2001–34124: Convolution AER Vision Architecture for Real Time), Serrano- Gotarredona et al. (2005) proposed a distributed system in which a USB-AER board can be programmed to perform one of five different functions: (1) mapping of addresses, (2) capture of timestamped AEs, (3) reproduction of time-stamped sequences of AEs in real time, (4) transformation of sequence of frames into AEs in real time, (5) histogram AEs into sequences of frames in real time. Additional PCBs are used to record AE traffic on the AER bus; split one AER bus into 2, 3 or 4 buses; merge 2, 3 or 4 AER busses into a single bus; and capture time-stamped AEs to a computer.

The hardware infrastructure described by Chicca et al. (2007) consisted of a single full custom general purpose PCI board (the PCI-AER board) hosted in a workstation, that allowed connection of up to four sender and four receiver chips, arbitrary intra- and interchip connectivity, stimulation of receiver chips with synthetic trains of spikes, monitoring and logging for the activity of all sender devices. Because of the requirement of a host workstation this system was not as portable as the CAVIAR system, nevertheless it proved to be very convenient for rapid prototyping tests and online reconfigurability.

An alternative but comparable infrastructure composed of an AER mapper and a dedicated serial AER interface with flow control was proposed more recently (Fasnacht

et al, 2008; Fasnacht & Indiveri, 2011). This system provided improved figures in terms of achievable event rates and minimization of event latencies.

Large-scale AER communication architectures (e.g. the SCX) allow to prototype multineuron experiments, and to combine with other neuromorphic devices such as neuromorphic sensors. Given the rapidly increasing size of the emulated neural networks, nowadays AER infrastructures are often faced with scalability problems, which are being addressed with different strategies by several research groups.

At Stanford University, Kwabena Boahen's and colleagues developed programmable analog neurocore chips which emulate over 65'000 neurons each and are assembled on a 16 chips array containing over a million neurons (Neurogrid project, (Silver, Boahen, Grillner, Kopell, & Olsen, 2007)). An AER packet network is used to communicate spikes between chips. A binary tree organization of the chips grid is supported by local routers with dedicated RAMs for storing connectivity information. The connectivity pattern in the Neurogrid is optimal for implementing cortical columns.

Gert Cauwenberghs and colleagues (University of California at San Diego) have designed a neuromorphic chip named Integrate and Fire Array Transceiver (IFAT) and the related routing architecture Hierarchical AER IFAT (HiAER-IFAT). A 250'000 neurons system has been demonstrated with this hardware (Park et al, 2012). They extended the AER protocol to a fractal hierarchical architecture, with repeated address buses and communication relays at varying spatial scales.

The European FACETS/BrainScaleS project (FACETS, 2005–2009) targets wafer-scale implementations of spiking neural networks. The spiking neurons are designed to operate about 1000 to 10000 times faster than biological neurons Schemmel et al. (2008), so they can potentially provide a more power-efficient alternative to software simulations of spiking neural networks performed on digital supercomputers. The communication infrastructure for the waferscale neuromorphic system developed within this project (Scholze et al., 2011) consists of a source-synchronous high-speed serial packet communication of timestamped spike events. Packed-based transmission was chosen to deal with the challenging requirement of large number of sources and targets typical of a waferscale system.

### 3. Sensing

Representing a new paradigm for the processing of sensor signals, neuromorphic systems have succeeded in the emulation of sensory signal acquisition and transduction. Neuromorphic and bio-inspired sensors, like their biological models, implement event-driven processing and feature extraction directly at the sensory device level, massively reducing data redundancy and consequently the demands on transmission power, bandwidth, memory and post-processing power. The visual and auditory senses have been tackled early by the neuromorphic community, yielding a variety of bio-inspired vision sensors (silicon retinas) and auditory sensors (silicon cochleas). Recently, also event-based olfactory and haptic sensory devices are being developed. Neuromorphic electronic devices are usually implemented as VLSI integrated circuits or systems-on-chip (SoCs) on planar silicon, the mainstream technology used for fabricating the

ubiquitous microchips that can be found in practically every modern electronically operated device (Fig. 4).

One of the first working neuromorphic electronic devices was modeled after a part of the human neural system that has been subject to extensive studies since decades – the retina. The construction of an artificial silicon retina has been a primary target of the neuromorphic community from the very beginning. Mahowald and Mead reproduced the first three of the retina's five layers on silicon in 1989 (Mahowald, 1992b). Zaghloul and Boahen implemented simplified models of all five layers of the retina on a silicon chip starting in 2001 (Zaghloul & Boahen, 2004a, 2004b). These chips generate, in real time, outputs that correspond directly to signals observed in the corresponding levels of biological retinas.



Figure 4. Microscope photograph of a "silicon retina" sensor, part of the pixel array at higher magnification, and the CMOS layout of one pixel cell (Posch et al., 2011).

### 3.1. AER Vision Sensors - Silicon Retinas

The first silicon retina of Mahowald and Mead models the outer-plexiform layer (OPL) of the vertebrate retina and contains artificial cones, horizontal cells and bipolar cells. A resistive network computes a spatiotemporal average that is used as a reference point for the system. By feedback to the photoreceptors, the network signal balances the photocurrent over several orders of magnitude. The silicon retina's response to spatial and temporal changing images captures much of the complex behavior observed in the OPL. Like its biological counterpart, the silicon retina reduces the bandwidth needed to communicate reliable information by subtracting average intensity levels from the image and reporting only spatial and temporal changes (Mahowald, 1992b; Mead, 1989a; Mahowald, 1994).

# TO ACCESS ALL THE 30 **PAGES** OF THIS CHAPTER, Visit: <u>http://www.eolss.net/Eolss-sampleAllChapter.aspx</u>

#### **Bibliography**

#### References

The *address-event representation communication protocol AER 0.02*. (1993, February). Caltech internal memo. Retrieved from http://www.ini.uzh.ch/~amw/scx/std002.pdf [Technical document defining a standard for AER]

Alvado, L., Tomas, J., Saighi, S., Renaud-Le Masson, S., Bal, T., Destexhe, A., & Le Masson, G. (2004). Hardware computation of conductance-based neuron models. *Neurocomputing*, 58–60, 109–115. [This paper is about different applications of silicon conductance-based neuron models implemented on analog circuits]

Ananthanarayanan, R., Esser, S., Simon, H., & Modha, D. (2009). The cat is out of the bag: cortical simulations with 10 9 neurons, 10 13 synapses. In *Proceedings of the conference on high performance computing networking, storage and analysis* (p. 63). [This paper describes two cortical simulations which exceed the scale of the cat cortex]

Arthur, J., & Boahen, K. (2007). Synchrony in silicon: The gamma rhythm. *IEEE Transactions on Neural Networks*, *18*, 1815–1825. [This paper descibes a network of silicon in-terneurons that synchronize in the gamma frequency range (20-80 Hz)]

Bartolozzi, C., & Indiveri, G. (2007, Oct). Synaptic dynamics in analog VLSI. *Neural Computation*, *19* (10), 2581–2603. Retrieved from http://ncs.ethz.ch/pubs/pdf/ Bartolozzi\_Indiveri07b.pdf doi: 10.1162/neco.2007.19.10.2581 [A review on neuromorphic VLSI synapse models and the Differential-Pair Integrator synapse]

Berner, R., & Delbruck, T. (2011, July). Event-based pixel sensitive to changes of color and brightness. *Circuits and Systems I: Regular Papers, IEEE Transactions on, 58* (7), 1581 -1590. doi: 10.1109/TCSI.2011.2157770 [This paper describes the first color change-sensitive dynamic vision sensor]

Boahen, K. (1998). Communicating neuronal ensembles between neuromorphic chips. In T. Lande (Ed.), *Neuromorphic systems engineering* (pp. 229–259). Norwell, MA: Kluwer Academic. [This section outlines the communication of neuronal ensembles between neuromorphic chips]

Boahen, K. (2004a). A burst-mode word-serial address-event link – III: Analysis and test results. *IEEE Transactions on Circuits and Systems I*, 51 (7), 1292–300. [This paper presents the results for a scalable multiple-access inter-chip link that communicates binary activity between two-dimensional arrays fabricated in deep submicrometer CMOS]

Boahen, K. (2004b). A burst-mode word-serial address-event link – II: Receiver design. *IEEE Transactions on Circuits and Systems I*, 51 (7), 1281–91. [This paper presents a receiver for a scalable multiple-access inter-chip link that communicates binary activity between two-dimensional arrays fabricated in deep submicron CMOS]

Boahen, K. (2004c, July). A burst-mode word-serial address-event link-i: transmitter design. *Circuits and Systems I: Regular Papers, IEEE Transactions on, 51* (7), 1269-1280. doi: 10.1109/TCSI.2004.830703 [This paper presents a transmitter for a scalable multiple-access inter-chip link that communicates binary activity between two-dimensional arrays fabricated in deep submicrometer CMOS]

Bontorin, G., Renaud, S., Garenne, A., Alvado, L., Le Masson, G., & Thomas, J. (2007, August). A realtime closed-loop setup for hybrid neural networks. In *Proceedings of the 29th annual international conference of the IEEE EMBS* (pp. 3004–3007). [A description of a hybrid method that consists in coupling hardware to neurobiological in order to study its electrophysiological properties].

D. Bruederle, M.A. Petrovici, B. Vogginger, M. Ehrlich, T. Pfeil, S. Millner, A. Gruebl, K. Wendt, E. Mueller, M.-O. Schwartz, D.H. de~Oliveira, S. Jeltsch, J. Fieres, M. Schilling, P. Mueller, O. Breitwieser, V. Petkov, L. Muller, A.P. Davison, P. Krishnamurthy, J. Kremkow, M. Lundqvist, E. Muller, J. Partzsch, S. Scholze, L. Zuehl, C. Mayr, A. Destexhe, M. Diesmann, T.C. Potjans, A. Lansner, R. Schueffny, J. Schemmel, K. Meier (2011). A comprehensive workflow for general-purpose neural modeling with highly configurable neuromorphic hardware systems. *Biological Cybernetics*, *104*, 263–296.

(10.1007/s00422-011-0435-9) [A systematic method to configure the neural parameters of VLSI spiking neurons and synapses]

Buhry, L., Grassia, F., Giremus, A., Grivel, E., Renaud, S., & Saïghi, S. (2011). Automated parameter estimation of the Hodgkin-Huxley model using the differential evolution algorithm: Application to neuromimetic analog integrated circuits. *Neural Computation*, 1–27. [A systematic method to configure the neural parameters of VLSI Hodgekin-Huxley-type neurons]

Buhry, L., Saïghi, S., Giremus, A., Grivel, E., & Renaud, S. (2009). Automated tuning of analog neuromimetic integrated circuits. In *Biomedical circuits and systems conference BIOCAS 2009* (pp. 13–16). [A systematic method to configure the neural parameters of VLSI Hodgekin-Huxley-type neurons]

Cauwenberghs, G. (1995). A micropower CMOS algorithmic A/D/A converter. *Circuits and Systems I: Fundamental Theory and Applications, IEEE Transactions on, 42* (11), 913–919. [This paper describes a circuit that restores analog signals towards discrete states]

Chen, D., Matolin, D., Bermak, A., & Posch, C. (2011, feb.). Pulse-modulation imaging. *Biomedical Circuits and Systems, IEEE Transactions on*, 5 (1), 64 -82. doi: 10.1109/TBCAS.2010.2075929 [This paper provides an overview and performance characterization of time-based imaging techniques]

Chi, Y., Mallik, U., Clapp, M., Choi, E., Cauwenberghs, G., & Etienne-Cummings, R. (2007, oct.). "CMOS Camera With In-Pixel Temporal Change Detection and ADC", IEEE Journal of Solid-State Circuits, *42* (10), 2187 -2196. doi: 10.1109/JSSC.2007.905295. [This paper describes an absolute change detection vision sensor]

Chicca, E., Lichtsteiner, P., Delbruck, T., Indiveri, G., & Douglas, R. (2006). Modeling orientation selectivity using a neuromorphic multi-chip system. In *International symposium on circuits and systems, ISCAS 2006* (pp. 1235–1238). Retrieved from http://ncs.ethz.ch/pubs/pdf/Chicca\_etal06.pdf doi: 10.1109/ISCAS.2006.1692815 [This paper provides an overview of a reconfigurable multi-chip neuronal systems for modeling feature selectivity]

Chicca, E., Whatley, A., Lichtsteiner, P., Dante, V., Delbruck, T., Del Giudice, P., . . . Indiveri, G. (2007). A multi-chip pulse-based neuromorphic infrastructure and its application to a model of orientation selectivity. *IEEE Transactions on Circuits and Systems I*, 5 (54), 981–993. Retrieved from http://ncs.ethz.ch/pubs/pdf/Chicca\_etal07b.pdf doi: 10.1109/TCSI.2007.893509 [This paper demonstrates a reconfigurable multichip neuromorphic system for feature selectivity which models orientation tuning properties of cortical neurons]

Choi, T. W., Merolla, P., Arthur, J., Boahen, K., & Shi, B. (2005). Neuromorphic implementation of orientation hypercolumns. *IEEE Transactions on Circuits and Systems I*, 52 (6), 1049–1060. [This paper describes a neuromorphic implementation of orientation hypercolums in the mammalian primary visual cortex (V1)]

Costas-Santos, J., Serrano-Gotarredona, T., Serrano-Gotarredona, R., & Linares-Barranco, B. (2007, July). A spatial contrast retina with on-chip calibration for neuromorphic spike-based AER vision systems. *Circuits and Systems I: Regular Papers, IEEE Transactions on, 54* (7), 1444-1458. doi: 10.1109/TCSI.2007.900179 [This paper describes a typical spiking spatial-contrast vision sensor with address event output]

Culurciello, E., & Andreou, A. (2003, September). A comparative study of access topologies for chiplevel address-event communication channels. *IEEE Transactions on Neural Networks*, *14* (5), 1266–77. [This paper describes channel access algorithms and circuits for intra and inter chip communication channels]

Culurciello, E., Etienne-Cummings, R., & Boahen, K. (2003, Feb). A biomorphic digital image sensor. *Solid-State Circuits, IEEE Journal of, 38* (2), 281-294. doi: 10.1109/JSSC.2002.807412 [This paper describes a vision device that is modeled after the octopus retina, encoding pixel brightness directly into pulse frequencies]

Dante, V., Del Giudice, P., & Whatley, A. (2005). PCI-AER – hardware and software for interfacing to address-event based neuromorphic systems (Vol. 2) (No. 1). (http://ineweb.org/research/newsletters/index.html) [This paper is about a general-purpose solution concerning hardware and software for interfacing to address-event based neuromorphic systems]

Dante, V., & Del Giudice, P. (2001). The PCI-AER *interface board*. Retrieved from http://ine.ini.uzh.ch/telluride/previous/report01.pdf

Davison, A., Brüderle, D., Eppler, J., Kremkow, J., Muller, E., Pecevski, D., . . . Yger, P. (2008). PyNN: a common interface for neuronal network simulators. front. neuroinform. *Front. Neuroinform.*, *2*, 11. doi: 10.3389/neuro.11.011.2008 [This paper presents the PyNN, a common programming interface for Neuronal Network Simulators]

Deiss, S., Douglas, R., & Whatley, A. (1998). A pulse-coded communications infrastructure for neuromorphic systems. In W. Maass & C. Bishop (Eds.), *Pulsed neural networks* (pp. 157–78). MIT Press. [This paper describes a multi-sender multi-receiver communication framework for neuromorphic systems]

Delbruck, T., & Berner, R. (2010, 30 2010-june 2). Temporal contrast aer pixel with 0.3%-contrast event threshold. In *Circuits and systems (iscas), proceedings of 2010 ieee international symposium on* (p. 2442 -2445). doi: 10.1109/ISCAS.2010.5537153 [This paper describes an temporal-contrast dynamic vision sensor prototype with improved contrast sensitivity]

Destexhe, A., Mainen, Z., & Sejnowski, T. (1998). Methods in neuronal modelling. In C. Koch & I. Segev (Eds.), (pp. 1–25). The MIT Press, Cambridge, Massachusetts.

Douglas, R., & Mahowald, M. (1995). Silicon neurons. In M. Arbib (Ed.), The *handbook of brain theory and neural networks* (pp. 282–289). Boston, Massachusetts: MIT Press. [A description of one of the first VLSI implementation of a Hodgkin-Huxley neuron]

Douglas, R., Mahowald, M., & Martin, K. (1994). Hybrid analog-digital architectures for neuromorphic systems. In Proc. *IEEE world congress on computational intelligence* (Vol. 3, pp. 1848–1853). [A seminal paper on canonical microcircuits for neuromorphic systems]

Douglas, R., & Martin, K. (2004). Neural circuits of the neocortex. *Annual Review of Neuroscience*, 27, 419–51. [In this paper the authors explore the extent to which neocortical circuits generalize]

Farquhar, E., & Hasler, P. (2005, March). A bio-physically inspired silicon neuron. *IEEE Transactions on Circuits and Systems*, 52 (3), 477–488. [This paper describes a circuit with electrical properties similar to real biological neurons]

Fasnacht, D., & Indiveri, G. (2011, March). A PCI based high-fanout AER mapper with 2 GiB RAM look-up table, 0:8 s latency and 66 mhz output event-rate. In *Conference on information sciences and systems, CISS 2011* (pp. 1–6). Johns Hopkins University. Retrieved from http://ncs.ethz.ch/pubs/pdf/Fasnacht\_Indiveri11.pdf doi:10.1109/CISS.2011.5766102 [An address-event mapper]

Fasnacht, D., Whatley, A., & Indiveri, G. (2008, May). A serial communication infrastructure for multichip address event system. In *International symposium on circuits and systems, ISCAS 2008* (pp. 648– 651). Retrieved from http://ncs.ethz.ch/pubs/pdf/Fasnacht\_etal08.pdf doi: 10.1109/ISCAS.2008.4541501 [This paper proposes a serial communication infrastructure for multi-chip address event systems]

Fast *analog computing with emergent transient states in neural architectures (FACETS)*. (2005–2009). FP6-2005-015879 EU Grant. [A European project aiming at implementing accelerated, large-scale implementations of spiking neural networks]

Gerstner, W., & Kistler, W. (2002). *Spiking neuron models. single neurons, populations, plasticity.* Cambridge University Press. [A reference book on spiking neural models]

Giulioni, M., Camilleri, P., Mattia, M., Dante, V., Braun, J., & Giudice, P. D. (2011). Robust working memory in an asynchronously spiking neural network realized in neuromorphic VLSI. *Frontiers in Neuroscience*, 5 . Retrieved from http: // www. frontiersin.org /Journal/Abstract.aspx? s=755&name=neuromorphic\_engineering&ART\_DOI=10.3389/fnins.2011.00149

doi:10.3389/fnins.2011.00149 [Demonstration of bistable attractor dynamics in a spiking neural network implemented with neuromorphic VLSI hardware]

Goddard, N., Hucka, M., Howell, F., Cornelis, H., Shankar, K., Beeman, D., . . . others (2001). Towards NeuroML: model description methods for collaborative modelling in neuroscience. *Philosophical Transactions of the Royal Society of London. Series B:Biological Sciences*, 356 (1412), 1209–1228. [Presents a XML format for describing neural networks] Guo, X., Qi, X., & Harris, J. (2007, Aug.). A time-to-first-spike CMOS image sensor. *Sensors Journal, IEEE*, 7 (8), 1165-1175. doi: 10.1109/JSEN.2007.900937 [This paper proposes a time-to-first spike bio-inspired imaging device].

Higgins, C., & Koch, C. (2000). A modular multi-chip neuromorphic architecture for real time visual motion processing. *Analog Integrated Circuits and Signal Processing*, 24, 195–211. [This paper describes a novel multi-chip neuromorphic VLSI visual motion processing system]

Hodgkin, A., & Huxley, A. (1952). A quantitative description of membrane current and its application to conduction and excitation in nerve. *Journal of Physiology*, 117, 500–44. [This paper provides a quantitative description of membrance current and its application to conduction and excitation in nerve]

Indiveri, G. (2003, May). A low-power adaptive integrate-and-fire neuron circuit. In *International symposium on circuits and systems, ISCAS 2003* (pp. IV–820–IV–823). Retrieved from http://ncs.ethz.ch/pubs/pdf/Indiveri03b.pdf doi: 10.1109/ISCAS.2003.1206342 [Presentation of low-power analog circuit for implementing a model of a leaky integrate and fire neuron]

Indiveri, G., Chicca, E., & Douglas, R. (2006, Jan). A VLSI array of low-power spiking neurons and bistable synapses with spike–timing dependent plasticity. *IEEE Transactions on Neural Networks*, *17* (1), 211–221. Retrieved from http://ncs.ethz.ch/pubs/pdf/Indiveri\_etal06.pdf doi: 10.1109/TNN.2005.860850 [Describes the VLSI implementation of the spiking neural networks that led to the spiking WTA network]

Indiveri, G., Linares-Barranco, B., Hamilton, T., van Schaik, A., Etienne-Cummings, R., & et al. (2011). Neuromorphic silicon neuron circuits. *Frontiers in Neuroscience*, *5*, 1–23. doi: 10.3389/fnins.2011.00073 [A thorough review of VLSI neuron implementations by most of the experts in the field]

Lazzaro, J., Wawrzynek, J., Mahowald, M., Sivilotti, M., & Gillespie, D. (1993). Silicon auditory processors as computer peripherals. *IEEE Transactions on Neural Networks*, *4*, 523–528. [A seminal paper on the AER protocol]

Le Masson, G., Renaud, S., Debay, D., & Bal, T. (2002). Feedback inhibition controls spike transfer in hybrid thalamic circuits. *Nature*, *4178*, 854–858. [In this paper it is demonstrated that feedback inhibition controls spike transfer in hybrid thalamic circuits]

Lenero-Bardallo, J., Serrano-Gotarredona, T., & Linares-Barranco, B. (2010, Oct.). A five decade dynamic-range ambient-light-independent calibrated signed-spatial-contrast aer retina with 0.1-ms latency and optional time-to-first-spike mode. *Circuits and Systems I: Regular Papers, IEEE Transactions on, 57* (10), 2632 -2643. doi: 10.1109/TCSI.2010.2046971 [This paper describes a recent spiking spatial-contrast vision sensor design with address event output and improved contrast response].

Lenero-Bardallo, J., Serrano-Gotarredona, T., & Linares-Barranco, B. (2011, June). A 3.6 s latency asynchronous frame-free event-driven dynamic-vision-sensor. Solid-State *Circuits, IEEE Journal of, 46* (6), 1443 -1455. doi: 10.1109/JSSC.2011.2118490 [This paper describes an temporal-contrast dynamic vision sensor prototype with improved event latency]

Lewis, M., Etienne-Cummings, R., Hartmann, M., & Cohen, A. (2000). Toward biomorphic control using aVLSI CPG chips. In *Proc. IEEE international conference on robotics and automation (icra)* (Vol. 1, pp. 494–500). [Description of the implementation of an adaptive CPG model in a compact, custom analog VLSI circuit]

Lichtsteiner, P., & Delbruck, T. (2005, July). A 64x64 AER logarithmic temporal derivative silicon retina. *Research in Microelectronics and Electronics, 2005 PhD, 2,* 202-205. doi: 10.1109/RME.2005.1542972 [This paper describes a temporal-contrast silicon retina vision sensor design, an early prototype of the dynamic vision sensor (DVS) family]

Lichtsteiner, P., Posch, C., & Delbruck, T. (2008, Feb.). A 128x128 120 dB 15 us latency asynchronous temporal contrast vision sensor. *Solid-State Circuits, IEEE Journal of, 43* (2), 566-576. doi: 10.1109/JSSC.2007.914337 [This paper describes the first successfully disseminated temporal-contrast DVS sensor]

Liu, S.-C., Kramer, J., Indiveri, G., Delbrück, T., & Douglas, R. (2002). *Analog VLSI: Circuits and principles*. MIT Press. [This book presents the central concepts required for creative and successful design of analog VLSI circuits]

Livi, P., & Indiveri, G. (2009, May). A current-mode conductance-based silicon neuron for address-event neuromorphic systems. In *International symposium on circuits and systems, ISCAS 2009* (pp. 2898–2901). Retrieved from http://ncs.ethz.ch/pubs/pdf/Livi\_Indiveri09.pdf doi: 10.1109/ISCAS.2009.5118408 [Presentation of a current-mode conductance-based neuron circuit with spike-frequency adaptation, refractory period, and bio-physically realistic dynamics]

Mahowald, M. (1992a). VLSI analogs of neuronal visual processing: a synthesis of form and function. Unpublished doctoral dissertation, Department of Computation and Neural Systems, California Institute of Technology, Pasadena, CA. [Description of development and testing of a simple visual system fabricated using complementary CMOS VLSI technology]

Mahowald, M. (1992b, May). VLSI analogs of neuronal visual processing: a synthesis of form and function. *PhD thesis, Computation and Neural Systems*. [The first silicon retina ever built is part of this thesis of M. Mahowald, PhD student of Carver Mead, the founder of neuromorphic engineering].

Mahowald, M. (1994). *An analog vlsi system for stereoscopic vision* (first ed.). Kluwer Academic Publishers Norwell, MA, USA. [The first silicon retina is described in this work]

Massoud, T., & Horiuchi, T. (2009). A neuromorphic head direction cell system. In *International symposium on circuits and systems, ISCAS 2009* (pp. 565–568). [An example of VLSI network that makes use of the WTA function]

Massoud, T., & Horiuchi, T. (2011). A neuromorphic VLSI head direction cell system. *IEEE Transactions on Circuits and Systems I*, 58 (1), 150–163. [An example of VLSI network that makes use of the WTA function]

Matolin, D., Posch, C., & Wohlgenannt, R. (2009, may). True correlated double sampling and comparator design for time-based image sensors. In *Circuits and systems*, 2009. *iscas 2009. ieee international symposium on* (p. 1269 -1272). doi: 10.1109/ISCAS.2009.5117994 [This paper proposes a time-domain correlated double sampling scheme for time-encoding image sensors].

Mead, C. (1989a). *Analog VLSI and neural systems* (first ed.). Addison Wesley. [Contains the proceedings of a workshop on Analog Integrated Neural Systems held in 1989 in connection with the International Symposium on Circuits and Systems]

Mead, C. (1989b). *Analog VLSI and neural systems*. Reading, MA: Addison-Wesley. [Contains the proceedings of a workshop on Analog Integrated Neural Systems held in 1989 in connection with the International Symposium on Circuits and Systems]

Mead, C. (1990). Neuromorphic electronic systems. *Proceedings of the IEEE*, 78 (10), 1629–36. [This paper discusses neuromorphic electronic systems]

Merolla, P., & Boahen, K. (2004, December). A recurrent model of orientation maps with simple and complex cells. In *Advances in neural information processing systems* (Vol. 16, pp. 995–1002). MIT Press. [This paper describes a neuromorphic chip that utilizes transistor heterogeneity, introduced by the fabrication process, to generate orientation maps similar to those imaged *in vivo*]

Neftci, E., Binas, J., Rutishauser, U., Chicca, E., Indiveri, G., & Douglas, R. (2013). Synthesizing cognition in neuromorphic electronic systems. PNAS 110 (37) E3468-E3476 [A description of the first neuromorphic spiking neural network that can be programmed to solve state-dependent cognitive tasks]

Neftci, E., Chicca, E., Indiveri, G., & Douglas, R. (2011, Oct.). A systematic method for configuring VLSI networks of spiking neurons. *Neural Computation*, 23 (10), 2457–2497. Retrieved from http://ncs.ethz.ch/pubs/pdf/Neftci\_etal11.pdf doi:doi:10.1162/NECO\_a\_00182 [Description of a systematic method for automatically configuring VLSI networks of spiking neurons]

Neftci, E., & Indiveri, G. (2010). A device mismatch reduction method for VLSI spiking neural networks. In *Biomedical circuits and systems conference BIOCAS 2010* (pp. 262–265). Retrieved from http://ncs.ethz.ch/pubs/pdf/Neftci\_Indiveri10.pdf doi: 10.1109/BIOCAS.2010.5709621 [Device mismatch compensation strategy for VLSI spiking neural networks]

Ng, D., Furumiya, T., Yasuoka, K., Uehara, A., Kagawa, K., Tokuda, T., . . . Ohta, J. (2006, June). Pulse frequency modulation based CMOS image sensor for subretinal stimulation. *Circuits and Systems II: Express Briefs, IEEE Transactions on*, 53 (6), 487-491. doi: 10.1109/TCSII.2006.875334. [This paper

describes a vision sensor encoding pixel illuminance into pulse-frequency output for use in retina prosthetics]

Ohta, J., Kagawa, K., Tokuda, T., & Nunoshita, M. (2005, May). Retinal prosthesis device based on pulse-frequency-modulation vision chip. In (p. 2923-2926 Vol. 3). doi: 10.1109/ISCAS.2005.1465239 [This paper describes a vision sensor encoding pixel illuminance into pulse-frequency output for use in retina prosthetics]

Park, J., Yu, T., Maier, C., Joshi, S., & Cauwenberghs, G. (2012, May). Live demonstration: Hierarchical address-event routing architecture for reconfigurable large scale neuromorphic systems. In *Circuits and systems (iscas), 2012 IEEE international symposium on* (p. 707 -711). doi: 10.1109/ISCAS.2012.6272133 [This paper presents hierarchical address-event routing (HiAER) communication architecture for routing neural events in a scaleable reconfigurable large-scale neuromorphic system]

Pfeil, T., Grübl, A., Jeltsch, S., Müller, E., Müller, P., Petrovici, M., . . . Meier, K. (2012). Six networks on a universal neuromorphic computing substrate. *arXiv preprint arXiv:1210.7083*. [This paper presents a highly configurable neuromorphic computing substrate and its usage for emulating several types of neural networks]

Posch, C., Hofstatter, M., Litzenberger, M., Matolin, D., Donath, N., Schon, P., & Garn, H. (2007a, May). Wide dynamic range, high-speed machine vision with a 2x256 pixel temporal contrast vision sensor. *Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on*, 1196-1199. doi: 10.1109/ISCAS.2007.378266 [This paper proposes various high-speed vision applications for a temporal-contrast dual-line dynamic vision sensor].

Posch, C., Hofstatter, M., Matolin, D., Vanstraelen, G., Schon, P., Donath, N., & Litzenberger, M. (2007b, Feb.). A dual-line optical transient sensor with on-chip precision time-stamp generation. *Solid-State Circuits Conference*, 2007. *ISSCC 2007. Digest of Technical Papers. IEEE International*, 500-618. doi: 10.1109/ISSCC.2007.373513 [This paper describes a temporal-contrast dual-line dynamic vision sensor optimized for high-speed operation]

Posch, C., Matolin, D., & Wohlgenannt, R. (2008, May). An asynchronous time-based image sensor. *Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on,* 2130-2133. doi: 10.1109/ISCAS.2008.4541871378266 [This paper proposes the concept and design of first biomimetic asynchronous, event-driven, time-encoding image sensor with pixel-individual focal-plane redundancy suppression (ATIS)].

Posch, C., Matolin, D., & Wohlgenannt, R. (2010, feb.). A qvga 143db dynamic range asynchronous address-event pwm dynamic image sensor with lossless pixel-level video compression. In *Solid-state circuits conference digest of technical papers (isscc), 2010 ieee international* (p. 400 -401). doi: 10.1109/ISSCC.2010.5433973 [This paper proposes the first implementation of a biomimetic asynchronous, event-driven, time-encoding image sensor with pixel-individual focal-plane redundancy suppression (ATIS)].

Posch, C., Matolin, D., & Wohlgenannt, R. (2011, Jan.). A qvga 143 db dynamic range frame-free pwm image sensor with lossless pixel-level video compression and time domain cds. *Solid-State Circuits, IEEE Journal of*, 46 (1), 259-275. doi: 10.1109/JSSC.2010.2085952 [This paper describes the ATIS biomimetic asynchronous, event-driven, time-encoding image sensor with pixel-individual focal-plane redundancy suppression].

Posch, C., Matolin, D., Wohlgenannt, R., Maier, T., & Litzenberger, M. (2009, June). A microbolometer asynchronous dynamic vision sensor for lwir. *Sensors Journal, IEEE, 9* (6), 654 -664. doi: 10.1109/JSEN.2009.2020658. [This paper describes the first temporal-contrast dynamic vision sensor for the thermal infrared range].

Rasche, C., & Douglas, R. (2000). An improved silicon neuron. *Analog Integrated Circuits and Signal Processing*, 23 (3), 227–36. [This paper describes an improved spiking silicon neuron that approximates the dynamics of ionic currents of a real nerve cell]

Russell, A., Orchard, G., Dong, Y., Mihalas, S., Niebur, E., Tapson, J., & Etienne-Cummings, R. (2010). Optimization methods for spiking neurons and networks. *Neural Networks, IEEE Transactions on* (99), 1–13. [This paper describes optimization methodes for spiking neurons and networks]

Russell, A., Tenore, F., Singhal, G., Thakor, N., & Etienne-Cummings, R. (2008, aug.). Towards control of dexterous hand manipulations using a silicon pattern generator. In *Engineering in medicine and biology society, 2008. embs 2008. 30th annual international conference of the ieee* (p. 3455 -3458). doi: 10.1109/IEMBS.2008.4649949 [This paper demonstrates how an in silico Pattern Generator (PG) can be used as a low power control system for rhythmic hand movements in an upper-limb prosthesis]

Sarpeshkar, R. (1998, October). Analog versus digital: Extrapolating from electronics to neurobiology. *Neural Computation*, *10* (7), 1601–1638. [Review of pros and cons of analog and digital computation]

Schemmel, J., Brüderle, D., Grübl, A., Hock, M., Meier, K., & Millner, S. (2010). A waferscale neuromorphic hardware system for large-scale neural modeling. In *International symposium on circuits and systems, ISCAS 2010* (pp. 1947–1950). [This paper discusses a waferscale neuromorphic hardware system for large-scale neural modeling]

Schemmel, J., Fieres, J., & Meier, K. (2008). Wafer-scale integration of analog neural networks. In *Proceedings of the IEEE international joint conference on neural networks*. [Introduction of a novel design of an artificial neuron network tailored for wafer-scale integration]

Scholze, S., Schiefer, S., Hartmann, J., Mayr, C., Höppner, S., Eisenreich, H., . . . Schüffny, R. (2011). VLSI implementation of a 2.8 gevent/s packet based AER interface with routing and event sorting functionality. *Frontiers in Neuroscience*, *5*. doi:10.3389/fnins.2011.00117 [Presentation of a high-speed communication infrastructure for a waferscale neuromorphic system, based on an application-specific neuromorphic communication ICs in an FPGA-maintained environment]

Serrano-Gotarredona, R., Oster, M., Lichtsteiner, P., Linares-Barranco, A., Paz-Vicente, R., Gómez-Rodríguez, F., . . . Linares-Barranco, B. (2005, Dec). AER building blocks for multi-layer multi-chip neuromorphic vision systems. In S. Becker, S. Thrun, & K. Obermayer (Eds.), *Advances in neural information processing systems* (Vol. 15). MIT Press. [Presentation of a 5-layer neuromorphic vision processor whose components communicate spike events asynchronously using the AER]

Sheik, S., Coath, M., Indiveri, G., Denham, S., Wennekers, T., & Chicca, E. (2012). Emergent auditory feature tuning in a real-time neuromorphic VLSI system. *Frontiers in neuroscience*, *6*. Retrieved from https://github.com/inincs/pyNCS [This paper describes an emergent auditory feature tuning in a real-time neuromorphic VLSI system]

Sheik, S., Stefanini, F., Neftci, E., Chicca, E., & Indiveri, G. (2011, May). Systematic configuration and automatic tuning of neuromorphic systems. In *International symposium on circuits and systems, ISCAS 2011* (pp. 873–876). [Presentation of a framework to simplify the configuration of multi-chip neuromorphic VLSI systems and automatic tuning of neuromorphic systems]

Shoushun, C., & Bermak, A. (2005, May). A low power CMOS imager based on time-to-first-spike encoding and fair AER. In (p. 5306-5309 Vol. 5). doi: 10.1109/ISCAS.2005.1465833 [This paper proposes a time-to-first spike bio-inspired imaging device].

Silver, R., Boahen, K., Grillner, S., Kopell, N., & Olsen, K. (2007). Neurotech for neuroscience: unifying concepts, organizing principles, and emerging tools. *J. Neurosci.*, 27 (44), 11807. [Description of developments in unifying concepts, organizing principles and emerging tools by a team from neuroscience, mathematics and engineering]

Thorpe, S., Delorme, A., Van Rullen, R., et al. (2001). Spike-based strategies for rapid processing. *Neural networks*, *14* (6-7), 715–725. [This paper discusses the significance of the first spike after the onset of a visual stimulus].

van Schaik, A., Jin, C., & Hamilton, T. (2010). A log-domain implementation of the izhikevich neuron model. In *International symposium on circuits and systems, ISCAS 2010* (pp. 4249–4252). [Presentation of the implementation of the Izhikevitch neuron model which uses two first-order log-domain low-pass filters and two translinear multipliers]

van Schaik, A., & Liu, S.-C. (2005, May). AER EAR: A matched silicon cochlea pair with address event representation interface. In *International symposium on circuits and systems, ISCAS 2005* (Vol. V, pp. 4213–4216). [Presentation of an analog integrated circuit containing a matched pair of silicon cochlea and an address event interface]

Vogelstein, R., Mallik, U., Culurciello, E., Cauwenberghs, G., & Etienne-Cummings, R. (2007). A multichip neuromorphic system for spike-based visual information processing. *Neural computation, 19* (9), 2281–2300. [Presentation of a multi-chip, mixed signal VLSI system for spike-based vision processing]

Wijekoon, J., & Dudek, P. (2008, March–April). Compact silicon neuron circuit with spiking and bursting behaviour. *Neural Networks*, 21 (2–3), 524–534. [This paper introduces a proof-of-concept analogue integrated circuit, implemented in a 0.35 microm CMOS technology, and presents preliminary measurement results]

Yu, T., & Cauwenberghs, G. (2010a, June). Analog VLSI biophysical neurons and synapses with programmable membrane channel kinetics. *IEEE Transactions on Biomedical Circuits and Systems*, 4 (3), 139–148. [This paper presents and characterizes analog VLSI biophysical neurons and synapses with programmable membrane channel kinetics.]

Yu, T., & Cauwenberghs, G. (2010b, June). Log-domain time-multiplexed realization of dynamical conductance-based synapses. In *International symposium on circuits and systems, ISCAS 2010* (pp. 2558 –2561). [This paper presents a compact circuit architecture for analog VLSI realization of event-addressable neuromorphic arrays with conductance-based synaptic dynamics]

Zaghloul, K., & Boahen, K. (2004a, April). Optic nerve signals in a neuromorphic chip I: Outer and inner retina models. Biomedical Engineering, *IEEE Transactions on*, 51 (4), 657 -666. doi: 10.1109/TBME.2003.821039 [These papers describe the first complex silicon retina chip modeling inner and outer retina layers]

Zaghloul, K., & Boahen, K. (2004b, April). Optic nerve signals in a neuromorphic chip II: Testing and Results. *Biomedical Engineering, IEEE Transactions on, 51* (4), 667 -675. doi: 10.1109/TBME.2003.821039 [These papers describe the first complex silicon retina chip modeling inner and outer retina layers]

#### **Biographical Sketches**

**Emre Neftci** studied physics from the Federal Institute of Technology Lausanne (EPFL) where he graduated in 2006. He received his Ph.D. degree from the Physics Department of the Federal Institute of Technology Zurich (ETHZ), Switzerland, and a PhD in Neuroscience from the Neuroscience Center Zurich (ZNZ) in 2010. He continued his research as a PostDoc at the Institute of Neuroinformatics at the University of Zurich and ETH Zurich from January 2011 to June 2012. Since August 2012, he is a postdoctoral research fellow in the institute for neural computation at the University of California, San Diego (UCSD). His current scientific interests are the interface between computational neuroscience, machine learning and neuromorphic hardware.

Christoph Posch received the M.Sc. and Ph.D. degrees in electrical engineering and experimental physics from Vienna University of Technology, Vienna, Austria, in 1995 and 1999, respectively. From 1996 to 1999, he worked on analog CMOS and BiCMOS IC design for particle detector readout and control at CERN, the European Laboratory for Particle Physics in Geneva, Switzerland. From 1999 onwards he was with Boston University, Boston, MA, engaging in applied research and analog/mixedsignal integrated circuit design for high-energy physics instrumentation. In 2004 he joined the newly founded Neuroinformatics and Smart Sensors Group at AIT Austrian Institute of Technology (formerly Austrian Research Centers ARC) in Vienna, Austria, where he was promoted to Principal Scientist in 2007. Since 2012, he is co-directing the Neuromorphic Vision and Natural Computation group at the Institut de la Vision in Paris, France, and has been appointed Associate Research Professor at Universite Pierre et Marie Curie, Paris 6. His current research interests include neuromorphic analog VLSI, CMOS image and vision sensors, and biology-inspired signal processing. Dr. Posch has been recipient and corecipient of several scientific awards including the Jan van Vessem Award for Outstanding European Paper at the IEEE International Solid-State Circuits Conference (ISSCC) in 2006, the Best Paper Award at ICECS 2007, and Best Live Demonstration Awards at ISCAS 2010 and BioCAS 2011. He is senior member of the IEEE and member of the Sensory Systems and the Neural Systems and Applications Technical Committees of the IEEE Circuits and Systems Society. Christoph Posch has authored more than 80 scientific publications and holds several patents in the area of artificial vision and image sensing.

**Elisabetta Chicca** studied physics at the University of Rome 1 'La Sapienza', Italy, where she graduated in 1999. In 2006 she received a PhD in Natural Sciences from the Physics department of the Federal Institute of Technology Zurich (ETHZ), Switzerland, and a PhD in Neuroscience from the Neuroscience Center Zurich (ZNZ). Immediately after the PhD, she started a PostDoc at the Institute of Neuroinformatics at the University of Zurich and ETH Zurich, where she continued working as Research Group Leader from May 2010 to August 2011. Since August 2011, she is an assistant professor at Bielefeld University and is heading the Neuromorphic Behaving Systems Group based in the Faculty of Technology and the Center of Excellence Cognitive Interaction Technology (CITEC). Elisabetta Chicca is member of the IEEE NSA and BioCAS technical committees, Secretary of the IEEE NSA technical committee, and associate editor of Frontiers in Neuromorphic Engineering.